Code No: 136CH ## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD ## B. Tech III Year II Semester Examinations, July/August - 2021 ## LINEAR AND DIGITAL IC APPLICATIONS (Electrical and Electronics Engineering) Max. Marks: 75 Time: 3 hours Answer any five questions All questions carry equal marks What is frequency compensation and why is it required in operational amplifier? Draw the circuit diagram of differentiator using op-amp and explain its operation with 1.a) [7+8]b) relevant wave forms. With the help of circuit diagram, derive the expression for differential voltage gain for a 2.a) differential amplifier. Design an Inverting operation amplifier which has the closed loop voltage gain of $A_f = -80$ . The input voltage is $V_s = 200 \text{mV}$ with a source resistance of $R_s = 500 \Omega$ . Find b) the value of output voltage $V_0$ . The DC supply voltages are $V_{CC} = V_{EE} = 12V$ . Design a first order High pass filter with cutoff frequency of IKHz and pass band gain 3.a) of 11. Also draw its frequency response. [9+6]Explain the Frequency demodulation using 565 PLL. b) With the help of a circuit diagram, explain the functioning of triangular wave generator. Explain the working of monostable multivibrator using IC555 with circuit diagram. 4.a) [7+8]b) With a neat block diagram, explain the data conversion procedure for dual slope ADC. An 8 bit D/A converter as a resolution of 8mV/bit. Find the analog output voltage for 5.a) b) the input of 10111010. Draw the circuit of weighted resistor DAC and derive expression for output-analog 6.a) How many levels are possible in a two bit DAC? What is its resolution if the output b) range is 0 to 3V? Explain the concept of MOS and CMOS open drain and tri-state outputs. What is a decoder? Explain 3 to 8 line decoder with its truth table. [7+8]7.a) b) Draw the basic cell structure of Dynamic RAM. What is the necessity of refresh cycle? 8.a) [7+8] Explain the timing requirements of refresh operation. Draw and explain 4 bit Johnson counter. b) ---00O00---